/****************************************************************************** * * (c) Copyright 2009-2013 Xilinx, Inc. All rights reserved. * * This file contains confidential and proprietary information of Xilinx, Inc. * and is protected under U.S. and international copyright and other * intellectual property laws. * * DISCLAIMER * This disclaimer is not a license and does not grant any rights to the * materials distributed herewith. Except as otherwise provided in a valid * license issued to you by Xilinx, and to the maximum extent permitted by * applicable law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND WITH ALL * FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, * IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF * MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; * and (2) Xilinx shall not be liable (whether in contract or tort, including * negligence, or under any other theory of liability) for any loss or damage * of any kind or nature related to, arising under or in connection with these * materials, including for any direct, or any indirect, special, incidental, * or consequential loss or damage (including loss of data, profits, goodwill, * or any type of loss or damage suffered as a result of any action brought by * a third party) even if such damage or loss was reasonably foreseeable or * Xilinx had been advised of the possibility of the same. * * CRITICAL APPLICATIONS * Xilinx products are not designed or intended to be fail-safe, or for use in * any application requiring fail-safe performance, such as life-support or * safety devices or systems, Class III medical devices, nuclear facilities, * applications related to the deployment of airbags, or any other applications * that could lead to death, personal injury, or severe property or * environmental damage (individually and collectively, "Critical * Applications"). Customer assumes the sole risk and liability of any use of * Xilinx products in Critical Applications, subject only to applicable laws * and regulations governing limitations on product liability. * * THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS PART OF THIS FILE * AT ALL TIMES. * ******************************************************************************/ /*****************************************************************************/ /** * * @file xil_cache.h * * This header file contains cache related driver functions (or macros) * that can be used to access the device. The user should refer to the * hardware device specification for more details of the device operation. * The functions in this header file can be used across all Xilinx supported * processors. * *
* MODIFICATION HISTORY:
*
* Ver   Who  Date     Changes
* ----- ---- -------- -------------------------------------------------------
* 1.00  hbm  07/28/09 Initial release
* 3.02a sdm  10/24/11 Updated the file to include xparameters.h so that
*                     the correct cache flush routines are used based on
*                     whether the write-back or write-through caches are
*                     used (cr #630532).
* 3.10a asa  05/04/13 This version of MicroBlaze BSP adds support for system
*					  cache/L2 cache. The existing/old APIs/macros in this
*					  file are renamed to imply that they deal with L1 cache.
*					  New macros/APIs are added to address similar features for
*					  L2 cache. Users can include this file in their application
*					  to use the various cache related APIs. These changes are
*					  done for implementing PR #697214.
*
* 
* * @note * * None. * ******************************************************************************/ #ifndef XIL_CACHE_H #define XIL_CACHE_H #if defined XENV_VXWORKS /* VxWorks environment */ #error "Unknown processor / architecture. Must be PPC for VxWorks." #else /* standalone environment */ #include "mb_interface.h" #include "xil_types.h" #include "xparameters.h" #ifdef __cplusplus extern "C" { #endif /****************************************************************************/ /** * * Invalidate the entire L1 data cache. If the cacheline is modified (dirty), * the modified contents are lost. * * @param None. * * @return None. * * @note * * Processor must be in real mode. ****************************************************************************/ #define Xil_L1DCacheInvalidate() microblaze_invalidate_dcache() /****************************************************************************/ /** * * Invalidate the entire L2 data cache. If the cacheline is modified (dirty), * the modified contents are lost. * * @param None. * * @return None. * * @note * * Processor must be in real mode. ****************************************************************************/ #define Xil_L2CacheInvalidate() microblaze_invalidate_cache_ext() /****************************************************************************/ /** * * Invalidate the L1 data cache for the given address range. * If the bytes specified by the address (Addr) are cached by the L1 data cache, * the cacheline containing that byte is invalidated. If the cacheline * is modified (dirty), the modified contents are lost. * * @param Addr is address of ragne to be invalidated. * @param Len is the length in bytes to be invalidated. * * @return None. * * @note * * Processor must be in real mode. ****************************************************************************/ #define Xil_L1DCacheInvalidateRange(Addr, Len) \ microblaze_invalidate_dcache_range(Addr, Len) /****************************************************************************/ /** * * Invalidate the L1 data cache for the given address range. * If the bytes specified by the address (Addr) are cached by the L1 data cache, * the cacheline containing that byte is invalidated. If the cacheline * is modified (dirty), the modified contents are lost. * * @param Addr is address of ragne to be invalidated. * @param Len is the length in bytes to be invalidated. * * @return None. * * @note * * Processor must be in real mode. ****************************************************************************/ #define Xil_L2CacheInvalidateRange(Addr, Len) \ microblaze_invalidate_cache_ext_range(Addr, Len) /****************************************************************************/ /** * Flush the L1 data cache for the given address range. * If the bytes specified by the address (Addr) are cached by the data cache, * and is modified (dirty), the cacheline will be written to system memory. * The cacheline will also be invalidated. * * @param Addr is the starting address of the range to be flushed. * @param Len is the length in byte to be flushed. * * @return None. * ****************************************************************************/ #if (XPAR_MICROBLAZE_DCACHE_USE_WRITEBACK == 1) # define Xil_L1DCacheFlushRange(Addr, Len) \ microblaze_flush_dcache_range(Addr, Len) #else # define Xil_L1DCacheFlushRange(Addr, Len) \ microblaze_invalidate_dcache_range(Addr, Len) #endif /* XPAR_MICROBLAZE_DCACHE_USE_WRITEBACK */ /****************************************************************************/ /** * Flush the L2 data cache for the given address range. * If the bytes specified by the address (Addr) are cached by the data cache, * and is modified (dirty), the cacheline will be written to system memory. * The cacheline will also be invalidated. * * @param Addr is the starting address of the range to be flushed. * @param Len is the length in byte to be flushed. * * @return None. * ****************************************************************************/ #define Xil_L2CacheFlushRange(Addr, Len) \ microblaze_flush_cache_ext_range(Addr, Len) /****************************************************************************/ /** * Flush the entire L1 data cache. If any cacheline is dirty, the cacheline will be * written to system memory. The entire data cache will be invalidated. * * @return None. * * @note * ****************************************************************************/ #if (XPAR_MICROBLAZE_DCACHE_USE_WRITEBACK == 1) # define Xil_L1DCacheFlush() microblaze_flush_dcache() #else # define Xil_L1DCacheFlush() microblaze_invalidate_dcache() #endif /* XPAR_MICROBLAZE_DCACHE_USE_WRITEBACK */ /****************************************************************************/ /** * Flush the entire L2 data cache. If any cacheline is dirty, the cacheline will be * written to system memory. The entire data cache will be invalidated. * * @return None. * * @note * ****************************************************************************/ #define Xil_L2CacheFlush() microblaze_flush_cache_ext() /****************************************************************************/ /** * * Invalidate the instruction cache for the given address range. * * @param Addr is address of ragne to be invalidated. * @param Len is the length in bytes to be invalidated. * * @return None. * ****************************************************************************/ #define Xil_L1ICacheInvalidateRange(Addr, Len) \ microblaze_invalidate_icache_range(Addr, Len) /****************************************************************************/ /** * * Invalidate the entire instruction cache. * * @param None * * @return None. * ****************************************************************************/ #define Xil_L1ICacheInvalidate() \ microblaze_invalidate_icache() /****************************************************************************/ /** * * Enable the L1 data cache. * * @return None. * * @note This is processor specific. * ****************************************************************************/ #define Xil_L1DCacheEnable() \ microblaze_enable_dcache() /****************************************************************************/ /** * * Disable the L1 data cache. * * @return None. * * @note This is processor specific. * ****************************************************************************/ #define Xil_L1DCacheDisable() \ microblaze_disable_dcache() /****************************************************************************/ /** * * Enable the instruction cache. * * @return None. * * @note This is processor specific. * ****************************************************************************/ #define Xil_L1ICacheEnable() \ microblaze_enable_icache() /****************************************************************************/ /** * * Disable the L1 Instruction cache. * * @return None. * * @note This is processor specific. * ****************************************************************************/ #define Xil_L1ICacheDisable() \ microblaze_disable_icache() /****************************************************************************/ /** * * Enable the data cache. * * @param None * * @return None. * ****************************************************************************/ #define Xil_DCacheEnable() Xil_L1DCacheEnable() /****************************************************************************/ /** * * Enable the instruction cache. * * @param None * * @return None. * * @note * * ****************************************************************************/ #define Xil_ICacheEnable() Xil_L1ICacheEnable() /**************************************************************************** * * Invalidate the entire Data cache. * * @param None. * * @return None. * * @note None. * ****************************************************************************/ #define Xil_DCacheInvalidate() \ Xil_L2CacheInvalidate(); \ Xil_L1DCacheInvalidate(); /**************************************************************************** * * Invalidate the Data cache for the given address range. * If the bytes specified by the address (adr) are cached by the Data cache, * the cacheline containing that byte is invalidated. If the cacheline * is modified (dirty), the modified contents are lost and are NOT * written to system memory before the line is invalidated. * * @param Start address of ragne to be invalidated. * @param Length of range to be invalidated in bytes. * * @return None. * * @note None. * ****************************************************************************/ #define Xil_DCacheInvalidateRange(Addr, Len) \ Xil_L2CacheInvalidateRange(Addr, Len); \ Xil_L1DCacheInvalidateRange(Addr, Len); /**************************************************************************** * * Flush the entire Data cache. * * @param None. * * @return None. * * @note None. * ****************************************************************************/ #define Xil_DCacheFlush() \ Xil_L2CacheFlush(); \ Xil_L1DCacheFlush(); /**************************************************************************** * Flush the Data cache for the given address range. * If the bytes specified by the address (adr) are cached by the Data cache, * the cacheline containing that byte is invalidated. If the cacheline * is modified (dirty), the written to system memory first before the * before the line is invalidated. * * @param Start address of range to be flushed. * @param Length of range to be flushed in bytes. * * @return None. * * @note None. * ****************************************************************************/ #define Xil_DCacheFlushRange(Addr, Len) \ Xil_L2CacheFlushRange(Addr, Len); \ Xil_L1DCacheFlushRange(Addr, Len); /**************************************************************************** * * Invalidate the entire instruction cache. * * @param None. * * @return None. * * @note None. * ****************************************************************************/ #define Xil_ICacheInvalidate() \ Xil_L2CacheInvalidate(); \ Xil_L1ICacheInvalidate(); /**************************************************************************** * * Invalidate the instruction cache for the given address range. * If the bytes specified by the address (adr) are cached by the Data cache, * the cacheline containing that byte is invalidated. If the cacheline * is modified (dirty), the modified contents are lost and are NOT * written to system memory before the line is invalidated. * * @param Start address of ragne to be invalidated. * @param Length of range to be invalidated in bytes. * * @return None. * * @note None. * ****************************************************************************/ #define Xil_ICacheInvalidateRange(Addr, Len) \ Xil_L2CacheInvalidateRange(Addr, Len); \ Xil_L1ICacheInvalidateRange(Addr, Len); void Xil_DCacheDisable(void); void Xil_ICacheDisable(void); #ifdef __cplusplus } #endif #endif #endif